NPIC6C596A-Q100 Datasheet PDF – 8-bit Shift Register

Part Number: NPIC6C596A-Q100

Function: Power logic 8-bit shift register; open-drain outputs

Package: SO, TSSOP, DHVQFN 16 Pin Type

Manufacturer: NXP Semiconductors.


NPIC6C596A-Q100 datasheet



The NPIC6C596A-Q100 is an 8-bit serial-in/serial or parallel-out shift register with a storage register and open-drain outputs. Both the shift and storage register have separate clocks. The device features a serial input (DS) and a serial output (Q7S) to enable cascading and an asynchronous reset MRinput. A LOW on MRresets both the shift register and storage register. Data is shifted on the LOW-to-HIGH transitions of the SHCP input.

The data in the shift register is transferred to the storage register on a LOW-to-HIGH transition of the STCP input. Ifboth clocks are connected together, the shift register is always one clock pulse ahead of the storage register. To provide additional hold time in cascaded applications, the serial output QS7 is clocked out onthe falling edge of SHCP. Data in the storage register drives the gate of the outputextended-drain NMOS (EDNMOS) transistor whenever the output enable input (OE) is LOW.


1. Wide supply range 2.3 V to 5.5 V

2. Low RDSon

3. Eight Power EDNMOS transistor outputs of 100 mA continuous current

4. 250 mA current limit capability

5. Output clamping voltage 33 V

6. 30 mJ avalanche energy capability

7. Enhanced cascading for multiple stages

8. All registers cleared with single input

9. Low power consumption


1. LED sign

2. Graphic status panel

3. Fault status indicator

NPIC6C596A-Q100 Datasheet PDF Download

NPIC6C596A-Q100 pdf

Other data sheets are available within the file:

NPIC6C596AQ100, NPIC6C596ABQ-Q100, NPIC6C596AD-Q100, NPIC6C596APW-Q100